# SiC Schottky-Barrier Diode Without Ion-Implanted P-Type Regions Submitted: 2024-09-11 Revised: 2025-04-29 Online: 2025-09-08 Accepted: 2025-04-29 Jenny Damcevska<sup>1,2,a\*</sup>, Sima Dimitrijev<sup>1,2,b\*</sup>, Jisheng Han<sup>1,3,c</sup>, Daniel Haasmann<sup>1,2,d</sup>, and Philip Tanner<sup>1,e</sup> <sup>1</sup>Queensland Micro- and Nanotechnology Centre, Griffith University, Nathan, Qld. 4111, Australia <sup>2</sup>School of Engineering and Built Environment, Griffith University, Nathan, Qld. 4111, Australia <sup>3</sup>Institute of Novel Semiconductors, Shandong University, Shanda Nan Lu, China <sup>a</sup>jenny.damcevska@griffithuni.edu.au, <sup>b</sup>s.dimitrijev@griffith.edu.au, <sup>c</sup>j.han@sdu.edu.cn, <sup>d</sup>d.haasmann@griffith.edu.au, <sup>e</sup>p.tanner@griffith.edu.au **Keywords:** Schottky diode, surge current, edge termination, thermal capacitance, wafer thinning. **Abstract.** This paper shows results of SiC Schottky diodes fabricated without ion-implanted P-type regions. Diodes with blocking voltages up to 4,500 V are demonstrated utilizing an epitaxial P-type ring with sloped edges for the edge termination. Reverse-bias currents at temperatures higher than 60°C, and at nominal blocking voltages of 650 V, 1200 V, and 1700 V, are shown to match the theoretical values based on the two fundamental current mechanisms: tunneling and thermionic emission. In comparison to JBS and MPS diodes, the whole anode area is active, which enables homogeneous current flow and comparable isothermal characteristics without the usual wafer thinning. In addition, the non-thinned wafer results in larger thermal capacitance, allowing for higher repetitive peak surge currents for the same junction temperature within the maximum operating temperature of 175°C. ### Introduction Reverse-bias current and forward surge-current capability of SiC Schottky diodes are two important parameters that motivated a departure from pure SiC Schottky-barrier diodes (SBD). The predominant modifications in commercial SiC Schottky diodes, which address observed issues with these two parameters, include the junction barrier Schottky (JBS) diode for reduced reverse-bias current, and the merged P<sup>+</sup>N Schottky (MPS) diode for improved non-repetitive surge current [1]. A key feature of both structures is the integration of implanted P-type regions, with specific geometric properties, to achieve the desired forward and reverse characteristics. The P-type regions in both JBS and MPS diodes require the use of ion implantation, along with precise photolithography to achieve designed width of and spacing between the P-type regions [2]. This paper discusses a patented design and summarizes the results of a modern SiC SBD without any ion-implanted P-type regions. The following sections discuss the performance of these diodes with respect to three specific parameters: edge termination, reverse-bias current, and surge-current capability. # **Edge Termination** When ion-implanted P-type regions are used for edge termination, their depth and the spacing between them can be used to reduce electric-field crowding at the edge of the diode [3]. Without ion-implanted P-type regions, an epitaxial P-type layer can be used with sloped edges to create tapered density of negatively charged acceptors with the aim of reducing the field crowding. This approach was attempted in the mid-1990's by applying a silicon-nitride mask and oxidation of the top P-type layer to create a P-type ring with sloped edges around the N-type active area of the Schottky diode [4]. However, the breakdown voltages remained below 600V. The SBD structure shown in Fig. 1 has enabled reverse-bias voltages higher than 4,500 V, as shown by the reverse-bias characteristics in Fig. 2. This was achieved by reducing the angle of the P-type ring to 12° and depositing 7.5 µm of SiO<sub>2</sub> as surface passivation. Figure 3 shows that this edge termination and surface passivation almost eliminated the perimeter. **Fig. 1**. Cross-section of patented SiC Schottky diode without ion-implanted P-type regions [5]. The recess etching needed to define the edge-termination ring was performed by plasma etching for all diodes reported in this paper. **Fig. 2.** Reverse bias characteristics of an SBD with the edge termination shown in Fig. 1 and with N-type drift region designed for blocking voltage of 4,500 V ( $N_D$ =1.7x10<sup>15</sup> cm<sup>-3</sup>, $t_d$ =38 µm) **Fig. 3.** Measured reverse-bias current densities (symbols) for diodes designed for 1700 V blocking voltage with different perimeter-to-area ratios. The slope of the linear-regression line shows that the perimeter current is negligible in comparison to the current through the main body. Another important feature of the structure in Fig. 1 is that the anode metal and the P-type ring form a Schottky diode rather than Ohmic contact. The advantage of this feature is that the Schottky diode to the P-type ring is reverse biased when the main Schottky diode with the N-type drift region is forward biased. Consequently, the associated reliability issues with forward-biased P-N junctions at high current densities, resulting from carrier injections and recombination in SiC [3, 6-9], is eliminated. #### **Reverse-Bias Current** Implanted P-type pockets are used in JBS diodes to protect the metal–semiconductor contact by setting the maximum electric field away from the interface [1, 6]. These P-type pockets are densely spaced so that the depletion layers that they create with the N-type region are merged at high reverse voltages [1, 6]. When a JBS diode is forward biased, the current flows between the P-type pockets. This means that the active metal–semiconductor area of the diode is reduced. Figures 4, 5, and 6 show the current–voltage characteristics of SBDs with homogeneous Ti–SiC contacts in the active area, with N-type drift layers designed for three blocking voltages: 650 V ( $N_D$ =8x10<sup>15</sup> cm<sup>-3</sup>, $t_{dr}$ =5.5 µm), 1200 V ( $N_D$ =5x10<sup>15</sup> cm<sup>-3</sup>, $t_{dr}$ =9.5 µm), and 1700 V ( $N_D$ =4x10<sup>15</sup> cm<sup>-3</sup>, $t_{dr}$ =14.5 µm). The edge termination shown in Fig. 1 was the same for all blocking voltages. Fig. 4. Forward (a) and reverse (b) current–voltage characteristics of 650 V/20 A diode Fig. 5. Forward (a) and reverse (b) current-voltage characteristics of 1200 V/20 A diode Fig. 6. Forward (a) and reverse (b) current-voltage characteristics of 1700 V/30 A diode A study of this type of homogeneous SiC Schottky diode showed that the reverse-bias current at junction temperatures above 60°C is due to the two fundamental current mechanisms: (1) tunneling and (2) thermionic emission [10]. Consequently, there is no diode-to-diode variation in the reverse current above 60°C, and the measured currents match the theoretical model based on these two fundamental current mechanisms without fitting parameters [10]. Measured reverse currents at room temperature exhibit some device-to-device variation and they are higher than the theoretical currents. This indicates that the reverse currents at room temperature include variable leakages through defects at the metal–semiconductor contact, which could be a topic for a future study and confirmation. # **Surge-Current Capability** The forward surge-current capability of SiC Schottky diodes is usually classified in two ways: (1) repetitive and (2) non-repetitive peak current of either 10 ms or 8.3 ms half sine waves to correspond to either 50 Hz or 60 Hz sinusoidal voltage, respectively [11-39]. The non-repetitive peak surge current is usually determined by applying single half sine wave pulses with increasing peak-current amplitudes until a diode failure [11-14], and then de-rating the peak current to about 70% of the value that causes failures. To increase the non-repetitive surge current capability in diodes utilizing ion implantation of P-type layers, P-N junctions are created with Ohmic contact to the P-type regions and with areas designed to turn on the P-N junctions when a certain forward voltage is reached. This way, both the Schottky diode and the P-N junction diodes conduct the surge current, resulting in a reduced forward voltage and a reduced power dissipation [6]. With this effect, the non-repetitive surge current of MPS diodes is typically higher than in the case of homogeneous SBD's. However, the integrated P-type regions reduce the area of Schottky contact. To compensate for the increased *on* resistance due to the reduced Schottky-contract area, the SiC substrate in both JBS and MPS diodes is thinned. In terms of thermal characteristics, this thinning reduces both the thermal resistance and the thermal capacitance. The positive effect of the reduced thermal resistance is well established but there is a negative effect of the reduced thermal capacitance that is not well understood. The negative effect of the reduced thermal capacitance by wafer thinning relates to the maximum junction temperature during surge-current pulses, which is relevant for the repetitive surge-current capability of Schottky diodes. To show this effect, we used the method of junction-temperature measurement during a surge-current pulse that is illustrated in Fig. 7. **Fig. 7.** Illustration of the method applied to measure the junction temperature during a surge-current pulse, $T_i$ , by matching a surge-current I-V loop to isothermal I-V characteristics (data from [40]). The results shown in Fig. 8 compare a commercial thinned MPS and a non-thinned homogeneous SBD, both rated at 20 A and 1200 V, for the case of a relatively small peak surge current: 80 A, which is four times higher than the nominal current. The chip areas of these two diodes are similar because the gain in Schottky-contact area due to the removal of the P-type regions in the case of SBDs is needed to compensate for the higher specific resistance of the non-thinned substrate and, therefore, to match the turn-on voltage of these diodes. Importantly, the thermal capacitance of the homogeneous SBD is about three times larger because of the larger chip thickness. The power dissipation in these diodes is also similar, given that the P-N junctions in the MPS diodes are not turned on at this surge-current level and the forward *I-V* characteristics of the turned on Schottky diodes are similar. The difference is due to the larger thermal capacitance of the non-thinned homogeneous SBD, which absorbs the dissipated heat at lower junction temperatures, as shown in Fig. 8 and analyzed in detail in [40]. **Fig. 8.** Comparison of the junction temperatures of a thinned MPS diode and non-thinned homogeneous SBD during a surge current pulse with the peak value of 80 A, which is four times higher than the nominal current (data from [40]). Figure 9 shows that the junction temperature of the non-thinned homogeneous SBD remains below the maximum operating junction temperature of 175°C for the peak surge current of 120 A, which is six times higher than the nominal forward current. In comparison, the junction temperature of the thinned MPS diode reaches the maximum operating junction temperature with the peak surge current of 100 A, which is five times higher than the nominal current. **Fig. 9.** The effect of the larger thermal capacitance of the non-thinned homogeneous SBD is that the junction temperature remains below the maximum operating junction temperature for larger peak surge currents (a) in comparison to the thinned MPS diode (b) (data from [40]). ## **Summary** In this paper, we present a homogeneous SiC SBD that has been fabricated without ion-implanted P-type regions, with a summary of the results relating to three key performance parameters: edge termination, reverse-bias current, and surge current capability. Regarding the edge termination, the electric field crowding is reduced by utilizing an epitaxial P-type ring with sloped edges. With a reduction in the angle of the P-type ring to 12°, the perimeter current at the edge termination is essentially eliminated, which enabled reverse-bias voltages higher than 4,500 V. In addition, a study of the homogenous SBD with nominal blocking voltages of 650 V, 1200 V, and 1700 V, demonstrated that the reverse-bias current at junction temperatures above 60°C is due to the two fundamental current mechanisms of tunneling and thermionic emission. Regarding the surge current capability, the SBD illustrated higher repetitive peak surge currents than the MPS diode for the same junction temperature, within the maximum operating temperature of 175°C. This result is because the SBDs were fabricated without wafer thinning and with similar areas to MPS diodes, which corresponds to higher thermal capacitance that absorbs more heat dissipation at the same temperature. #### References - [1] B.J. Baliga, Modern Silicon Carbide Power Devices, first ed., Singapore, 2024. - [2] F. Roccaforte, P. Fiorenza, M. Vivona, G. Greco, F. Giannazzo, Selective Doping in Silicon Carbide Power Devices, Materials 14 (2021) 3923. - [3] T. Kimoto, J. Cooper, Fundamentals of Silicon Carbide Technology: Growth, Characterization, Devices and Applications, first ed., Singapore, 2014. - [4] K. Ueno, T. Urushidani, K. Hashimoto, Y. Seki, Al/Ti Schottky barrier diodes with the guard-ring termination for 6H-SiC, Proceedings of 1995 International Symposium on Power Semiconductor Devices & ICs, Yokohama (1995) 107-111. - [5] S. Dimitrijev, J. Han, U. S. Patent 10,971,580. (2021) - [6] B.J. Baliga, Wide Bandgap Semiconductor Power Devices: Materials, Physics, Design, and Applications, first ed., Duxford, United Kingdom, 2018. - [7] Konishi, K., et al., Stacking fault expansion from basal plane dislocations converted into threading edge dislocations in 4H-SiC epilayers under high current stress. J. App. Phys. 114 (2013) 014504. - [8] T. Kimoto, K. Yamada, H. Niwa, J. Suda, Promise and Challenges of High-Voltage SiC Bipolar Power Devices. Energies 9 (2016) 908. - [9] T. Kimoto, Material science and device physics in SiC technology for high-voltage power devices, Jpn. J. App. Phys. 54 (2015) 040103. - [10] J. Nicholls, S. Dimitrijev, P. Tanner, J. Han, Description and Verification of the Fundamental Current Mechanisms in Silicon Carbide Schottky Barrier Diodes, Sci. Rep. 9 (2019) 3754. - [11] S. Palanisamy, J. Kowalsky, J. Lutz, T. Basler, R. Rupp, and J. Moazzami-Fallah, Repetitive surge current test of SiC MPS diode with load in bipolar regime, Proceedings of 2018 International Symposium on Power Semiconductor Devices & ICs, Chicago (2018) 367-370. - [12] X. Huang, G. Wang, M. C. Lee, A. Q. Huang, Reliability of 4H-SiC SBD/JBS diodes under repetitive surge current stress, Proceedings of 2012 IEEE Energy Conversion Congress and Exposition, Raleigh (2012) 2245-2248. - [13] X. Jiang, J. Yu, J. Chen, H. Yu, Z. Li, J. Wang, Z. J. Shen, Comparative evaluation of surge current capability of the body diode of SiC JMOS, SiC DMOS, and SiC Schottky barrier diode, Proceedings of 2020 IEEE Applied Power Electronics Conference and Exposition (APEC), New Orleans (2020) 1111-1115. - [14] J. Wu, N. Ren, H. Wang, K. Sheng, 1.2-kV 4H-SiC merged PiN Schottky diode with improved surge current capability, IEEE J. Emerg. Sel. Top. Power Electron. 7 (2019) 1496-1504. - [15] N. Ren, K. Sheng, 1.2kV SiC merged PiN Schottky diode with improved surge current capability, Proceedings of 2020 International Symposium on Power Semiconductor Devices & ICs, Vienna (2020) 214-217. - [16] R. Radhakrishnan, N. Cueva, T. Witt, and R. L. Woodin, Analysis of forward surge performance of SiC Schottky diodes, Mater. Sci. Forum 924 (2018) 621-624. - [17] V. Banu, P. Brosselard, X. Jordá, J. Montserrat, P. Godignon, J. Millan, Behaviour of 1.2kV SiC JBS diodes under repetitive high power stress, Microelectron. Reliab. 48 (2008) 1444-1448. - [18] P. Brosselard, N. Camara, V. Banu, X. Jordá, M. Vellvehi, P. Godignon, J. Millan, Bipolar conduction impact on electrical characteristics and reliability of 1.2- and 3.5-kV 4H-SiC JBS diodes, IEEE Trans. Electron Devices 55 (2008) 1847-1856. - [19] X. Jiang, D. Zhai, J. Chen, F. Yuan, Z. Li, Z. He, Z. J. Shen, J. Wang, Comparison study of surge current capability of body diode of SiC MOSFET and SiC Schottky diode, Proceedings of 2018 IEEE Energy Conversion Congress and Exposition, Portland (2018) 845-849. - [20] S. Fichtner, J. Lutz, T. Basler, R. Rupp, R. Gerlach, Electro-Thermal Simulations and Experimental Results on the Surge Current Capability of 1200 V SiC MPS Diodes, Proceedings of 2014; 8th International Conference on Integrated Power Electronics Systems, Nuremberg (2014) 1-6. - [21] X. Hongyi, R. Na, W. Jiupeng, Z. Zhengyun, G. Qing, S. Kuang, The impact of process conditions on surge current capability of 1.2 kV SiC JBS and MPS diodes, Materials 14 (2021) 663. - [22] N. Ren, J. Wu, L. Liu, K. Sheng, Improving surge current capability of SiC merged PiN Schottky diode by adding plasma spreading layers, IEEE Trans. Power Electron. 35 (2020) 11316-11320. - [23] S. Fichtner, S. Frankeser, J. Lutz, R. Rupp, T. Basler, R. Gerlach, Ruggedness of 1200V SiC MPS diodes. Microelectron. Reliab. 55 (2015) 1677-1681. - [24] V. Banu, M. Berthou, J. Montserrat, X. Jordá, P. Godignon, Surge current robustness improvement of SiC junction barrier Schottky diodes by layout design, Romanian J. Inf. Sci. Technol. 20 (2017) 369-384. - [25] B. Heinze, J. Lutz, M. Neumeister, R. Rupp, M. Holz, Surge current ruggedness of silicon carbide Schottky- and merged-PiN-Schottky diodes, Proceedings of 2009 International Symposium on Power Semiconductor Devices & ICs, Orlando (2008) 245-248. - [26] J. León, X. Perpiñà, V. Banu, J. Montserrat, M. Berthou, M. Vellvehi, P. Godignon, X. Jordà, Temperature effects on the ruggedness of SiC Schottky diodes under surge current, Microelectron. Reliab. 54 (2014) 2207-2212. - [27] B. Zhang, Y. Zhong, P. Cui, Y. Cui, M. Xu, H. Linewih, J. Han, The surge current failure and thermal analysis of 4H-SiC Schottky barrier diode, IEEE. Trans. Electron Devices (2024) 1-6. - [28] S. G. Sundaresan, V. Mulpuri, R. Singh, Surge current and avalanche robustness of commercial 1200 V SiC Schottky diodes, Mater. Sci. Forum 963 (2019) 544-548. - [29] J. León, M. Berthou, X. Perpiñà, V. Banu, J. Montserrat, M. Vellvehi, P. Godignon, X. Jordà, Structural analysis of SiC Schottky diodes failure mechanism under current overload, J. Phys. D: Appl. Phys. 47 (2014) 055102. - [30] V. Banu, P. Brosselard, X. Jordá, M. Alexandru, J. Millan, SiC Schottky diode surge current analysis and application design using behavioral SPICE models, Proceedings of 2012 International Semiconductor Conference, Sinaia (2012) 359-362. - [31] V. Banu, P. Godignon, X. Jordá, X. Perpiñà, J. Millan, Remarkable increase in surge current capability of SiC Schottky diodes using press pack contacts, Mater. Sci. Forum 740-742 (2013) 873-876. - [32] F. Carastro, J. Mari, T. Zoels, B. Rowden, P. Losee, L. Stevanovic, Investigation on diode surge forward current ruggedness of Si and SiC power modules, Proceedings of 2016 18th European Conference on Power Electronics and Applications, Karlsruhe (2016) 1-10. - [33] L. Liu, J. Wu, H. Xu, Z. Zhu, N. Ren, Q. Guo, J. Zhang, K. Sheng, The impact of the hexagonal and circular cell designs on the characteristics and ruggedness for 4H-SiC MPS diodes, IEEE Trans. Electron Devices 69 (2022) 1226-1232. - [34] V. Banu, M. Berthou, J. Montserrat, X. Jordá, P. Godignon, Impact of layout on the surge current robustness of 1.2 KV SiC diodes, Proceedings of 2017 International Semiconductor Conference, Sinaia (2017) 147-150. - [35] J. Wu, N. Ren, K. Sheng, Electrothermal coupling model with distributed heat sources for junction temperature calculation during surges, IEEE Trans. Power Electron. 37 (2022) 11887-11895. - [36] W. Zhong, Y. Tang, C. Li, H. Chen, Y. Zhang, Y. Bai, X. Liu, Electro-thermal analysis of 1.2kV-100A SiC JBS diodes under surge current stress, Proceedings of 2019 16th China International Forum on Solid State Lighting & 2019 International Forum on Wide Bandgap Semiconductors China, Shenzhen (2019) 22-25. - [37] J. Millan, V. Banu, P. Brosselard, X. Jordá, A. Perez-Tomas, and P. Godignon, Electrical performance at high temperature and surge current of 1.2 kV power rectifiers: Comparison between Si PiN, 4H-SiC Schottky and JBS diodes, Proceedings of 2008 International Semiconductor Conference, Sinaia (2008) 53-59. - [38] J. Wu, N. Ren, K. Sheng, Design and experimental study of 1.2kV 4H-SiC merged PiN Schottky diode, Proceedings of 2019 International Symposium on Power Semiconductor Devices & ICs, Shanghai (2019) 203-206. - [39] V. Banu, X. Jordá, J. Montserrat, P. Godignon, J. Millan, P. Brosselard, Accelerated test for reliability analysis of SiC diodes, Proceedings of 2009 International Symposium on Power Semiconductor Devices & ICs, Barcelona (2009) 267-270. - [40] J. Damcevska, S. Dimitrijev, D. Haasmann, and P. Tanner, The effect of wafer thinning and thermal capacitance on chip temperature of SiC Schottky diodes during surge currents, Sci. Rep. 13 (2023) 19189.