Revised: 2025-08-15 Accepted: 2025-08-15 © 2025 The Author(s). Published by Trans Tech Publications Ltd, Switzerland. Online: 2025-09-05 Submitted: 2024-09-20 # High-Quality SiC Crystal Growth by Cooldown Rate Control at Cooling Stage Chae Young Lee<sup>1,a</sup>, Su Ho Kim<sup>1,b</sup>, Seung Jun Lee<sup>1,c</sup>, Jong Hwi Park<sup>1,d</sup> Jung Woo Choi<sup>1,e</sup>, Hyong Suk Lee<sup>1,f</sup>, Jung Gyu Kim<sup>1,g</sup>, Kap Ryeol Ku<sup>1,h</sup>, Ye Jin Choi<sup>2,i</sup> and Won Jae Lee<sup>2,j\*</sup> <sup>1</sup>Senic, 17-15, 4sandan 7-ro, Jiksan-eup, Seobuk-gu, Cheonan-si, Chungcheongnam-do, Korea <sup>2</sup>Department of Advanced Materials Engineering, Dong-Eui University, 176, Eomgwang-ro, Busanjin-gu, Busan, Korea <sup>a</sup>cylee@senic.co.kr, <sup>b</sup>shkim@senic.co.kr, <sup>c</sup>sjlee@senic.co.kr, <sup>d</sup>jhpark@senic.co.kr, ejwchoi@senic.co.kr, fhslee@senic.co.kr, gjgkim@senic.co.kr, hkrku@senic.co.kr, idpwls9080@naver.com, ileewj@deu.ac.kr Keywords: 6-inch SiC growth, Physical vapor transport (PVT), High-quality, cooldown rate, cooling stage. **Abstract.** Thermoelastic stress generated within SiC crystals during the cooling process can induce various types of dislocation defects. In this study, a newly designed cooling protocol was proposed to investigate the correlation between cooldown rate and defect formation in 4H-SiC single crystals. Three distinct cooldown rates, 10~30 °C/min, 1~5 °C/min, and less than 1 °C/min, were applied to assess their impact on the development of thermoelastic stress and resulting crystal quality. Notable variations in ingot color and surface morphology were observed depending on the applied cooldown rate. Dislocation types, including basal plane dislocations (BPDs), threading edge dislocations (TEDs), and threading screw dislocations (TSDs), were quantified through etch pit density (EPD) measurements after molten KOH etching at 600 °C for 14 minutes. The results indicate that higher cooldown rates led to an increase in BPD density due to enhanced plastic deformation, while lower cooldown rates resulted in higher TED and TSD densities, likely due to increased thermal stress. These findings demonstrate that precise control of the cooldown rate is critical for suppressing thermoelastic stress and minimizing defect densities in SiC crystal growth. #### Introduction Defect reduction during the growth of 6-inch 4H-SiC single crystals remains a critical challenge for the fabrication of high-reliability SiC power devices. Among the various crystallographic defects introduced during physical vapor transport (PVT) growth, basal plane dislocations (BPDs) are of particular concern due to their detrimental impact on the performance and long-term reliability of SiC-based devices, including MOSFETs and JFETs [1, 2]. During the PVT growth, BPDs, which lie perpendicular to the c-axis of the SiC crystal, exhibit limited propagation into the grown crystal. In contrast, other crystallographic defects originating from the seed crystal such as threading edge dislocations (TEDs), threading screw dislocations (TSDs), and micropipes (MPs), readily propagate along the growth direction, thereby extending into the epitaxial layers. The temperature gradients in both the radial and axial directions of the graphite crucible significantly influence the crystal quality and polytype stability during growth. Furthermore, thermoelastic stresses including plastic deformation and thermal stress within the grown crystal contribute to the formation of various dislocation defects during the cooling stage [3,4]. Therefore, precise control of the cooldown rate is essential for managing the density of BPDs. Understanding the relationship between the cooldown rate during the cooling stage and defect formation is essential for the growth of high-quality SiC single crystals [5, 6]. In this study, a newly designed growth process incorporating varied cooldown rates was proposed to enhance the crystalline quality of 4H-SiC single crystals. ## **Experiments** 4H-SiC single crystals were grown at temperatures ranging from 2300 to 2400 °C under a growth pressure of 20 Torr in N<sub>2</sub> and Ar atmospheres. Seed crystals were prepared using 4° off-axis c-face substrates cut from the same ingot. In the heating stage, the growth temperature was stabilized within 2300~2400 °C, and the growth pressure was precisely regulated in the range of 5~20 Torr. A newly designed growth protocol incorporating different cooldown rates during the cooling stage was introduced. Three cooldown conditions were investigated: (1) a rapid cooldown rate of 10~30 °C/min, (2) a moderate rate of 1–5 °C/min, and (3) a slow rate of less than 1 °C/min. Following the growth run, the 6-inch 4H-SiC wafers were processed using standard semiconductor fabrication techniques. The surface of the SiC substrates was etched in molten KOH at 600 °C for 14 minutes to reveal crystallographic defects. Etch pit density (EPD) was evaluated using optical microscopy (OM) after the etching process. # **Result and Discussion** Dislocation defects such as TSDs and TEDs originating from the seed crystal may either diminish during growth or propagate into the grown SiC ingot. In particular, BPDs, which lie perpendicular to the c-axis of the SiC crystal, tend to increase due to plastic deformation induced during the cooling stage. An insufficient temperature gradient during this stage can exacerbate BPD formation by inducing simultaneous tensile and compressive stresses within the crystal. As shown in Fig.1 (b), radial cracks were observed after external grinding in crystals grown under conventional cooldown conditions ( $10 \sim 30$ °C/min) without pressure control during cooling. When the growth pressure is abruptly increased to atmospheric levels during the cooldown phase, convective heat transfer distorts the thermal gradient, further promoting defect generation. The pressure range during this transition spans from 20 Torr to atmospheric pressure. **Fig. 1.** Photographic images of the SiC crystal grown under a conventional cooldown rate of 10~30 °C/min, illustrating the surface condition before (a) and after (b) external grinding. Figure 2 denotes a schematic diagram of the SiC crystal growth process employed in this study. Prior to the pre-heating stage, a vacuum is applied to remove residual impurities from the growth chamber. The pressure is then restored to atmospheric levels for the subsequent heating process. This procedure is adopted to prevent seed crystal detachment and unintended sublimation that may occur if heating is initiated under vacuum conditions, which could compromise control over the initial temperature gradient, an essential factor for stable and reproducible crystal growth. The region highlighted in light red indicates the cooling stage. Key parameters influenced during this stage include the cooldown rate, pressure control, type of inert gas, and material density. The growth temperature and pressure were kept constant across all growth runs, including the conventional process illustrated in Fig. 2. The newly developed cooldown protocol consists of three conditions: (1) a cooldown rate of $10 \sim 30$ °C/min, (2) $1 \sim 5$ °C/min, and (3) less than 1 °C/min. In the case of the conventional cooldown condition, a maximum cooldown rate of 30 °C/min was achieved by optimizing the thickness and density of the graphite insulation. **Fig. 2**. Schematic diagram of the SiC crystal growth process. The reddish-shaded region indicates the cooling stage, and the inset highlights the key parameters associated with this stage. Figure 3 shows images of SiC ingots grown under three different cooldown rates during the cooling stage: (a) $10 \sim 30$ °C/min, (b) $1 \sim 5$ °C/min, and (c) less than 1 °C/min. Significant variations in color and surface morphology were observed depending on the applied cooling conditions. A horizontal crack was identified in the SiC ingot (Fig.3 (a)) grown with a cooldown rate of $10\sim30$ °C/min following the external grinding process. In contrast, surface carbonization (Fig 3. (c)) was observed in the ingot grown under a cooldown rate of less than 1 °C/min. The most uniform and smooth surface morphology (Fig.3 (b)) was achieved with a cooldown rate of $1 \sim 5$ °C/min. **Fig. 3.** Photographic images of SiC ingots grown under different cooldown rates: (a) 10~30 °C/min, (b) 1~5 °C/min, and (c) less than 1 °C/min Figure 4. denotes optical microscopy (OM) images of the etched surfaces of three SiC substrates, BPDs, TSDs, TEDs, and overall etch pit density (EPD), prepared under different cooldown rates during the cooling stage. Under the relatively high cooldown rate condition of (a) 10~30 °C/min, a significant increase in BPDs was observed, primarily attributed to plastic deformation during the cooling stage. In contrast, the extremely slow cooldown condition of (c) less than 1 °C/min, resulted in elevated densities of TEDs and TSDs, likely due to increased thermal stress. Notably, the SiC crystal grown under a moderate cooldown rate of (b) 1~5 °C/min, exhibited the lowest overall defect densities, including BPDs and TEDs, with comparatively fewer TSDs, indicating optimal thermal and mechanical stability during cooling as shown in Table. 1. Although the cooldown rate of 5 °C/min (equivalent to 300 °C/h), which resulted in low defect density in the present study, is comparable to the 250 °C/h cooldown rate over 70 hours reported in a previous study [6], the outcomes differ significantly. This discrepancy is presumed to arise from differences in the density and thickness of the graphite insulations used in the two studies. As summarized in Table 1, the defect densities of the SiC substrates were evaluated based on etch pit density (EPD) measurements. The EPD values for SiC crystals grown under cooldown rates of 10~30 °C/min (a), 1~5 °C/min (b), and less than 1 °C/min (c) were 14,160 cm<sup>-2</sup>, 1,800 cm<sup>-2</sup>, and 16,500 cm<sup>-2</sup>, respectively. **Fig. 4.** Optical microscopy (OM) images of the etched surfaces of three SiC substrates grown under different cooldown rates (a) 10~30 °C/min, (b) 1~5 °C/min, and (c) less than 1 °C/min during the cooling stage, showing the distributions of BPDs, TSDs, and TEDs, respectively. **Table 1.** Obtained values of basal plane dislocations (BPDs), threading screw dislocations (TSDs), threading edge dislocations (TEDs), and overall etch pit density (EPD), prepared under different cooldown rates (a) $\sim$ (c) during the cooling stage. | Defect density | Cooldown rate (a)<br>10 ~ 30 °C/min | Cooldown rate (b)<br>1 ~ 5 °C/min | Cooldown rate (c)<br>Less than 1 °C/min | |----------------------------------------|-------------------------------------|-----------------------------------|-----------------------------------------| | BPD [ea/cm <sup>2</sup> ] | 12,400 | 440 | 300 | | TSD [ea/cm <sup>2</sup> ] | 80 | 160 | 1,740 | | TED [ea/cm <sup>2</sup> ] | 1,680 | 1,200 | 14,460 | | Etch pit density [ea/cm <sup>2</sup> ] | 14,160 | 1,800 | 16,500 | ## **Summary** 6-inch 4H-SiC single crystals were grown using the physical vapor transport (PVT) method under three different cooldown rates applied during the cooling stage. In crystals grown under the conventional cooldown condition (10~30 °C/min) without growth pressure control, radial cracks were observed after external grinding. The cooldown rate was found to have a significant influence on the color and surface morphology of the ingots. A relatively high cooldown rate resulted in an increased density of basal plane dislocations (BPDs), primarily due to enhanced plastic deformation. Conversely, extremely low cooldown rates led to a higher density of threading edge dislocations (TEDs) and threading screw dislocations (TSDs), likely caused by increased thermal stress. These results highlight the importance of precisely controlling the cooldown rate during the cooling stage to achieve high-quality SiC crystal growth. # Acknowledgements This work was supported by Technology Innovation Program (Project Number: 1415185945, Project Name: Development of next-generation power semiconductor based on Si-on-SiC structure), (Project Number: 00402234, Project Name: Development of highly flat, highly clean large area polished SiC single crystal wafers by utilizing advanced process technology for power semiconductor application) funded by the Ministry of Trade, Industry and Energy. #### References - [1] A. Agarwal, H. Fatima, S. Haney, S.H. Ryu, A new degradation mechanism in high-voltage SiC power MOSTETs, IEEE Electron Device Lett. 28 (2007) 587–589. - [2] V. Veliadis, H. Hearne, E.J. Stewart, M. Snook, W. Chang, J.D. Caldwell, H.C. Ha, N. El-Hinnawy, P. Borodulin, R.S. Howell, D. Urciuoli, A. Lelis, C. Scozzie, Degradation and full recovery in high-voltage implanted-gate SiC JFETs subjected to bipolar current stress, IEEE Electron Device Lett. 33 (2012) 952–954. - [3] N. Ohtani, M. Katsuno, H. Tsuge, T. Fujimoto, M. Nakabayashi, H. Yashiro, M. Sawamura, T. Aigo, T. Hoshino, Behavior of basal plane dislocations in hexagonal silicon carbide single crystals grown by physical vapor transport, Jpn. J. Appl. Phys. 45 (2006) 1738–1742. - [4] M. Dudley, Y. Chen, X.R. Huang, R.H. Ma, Aspects of dislocation behavior SiC, Mater. Sci. Forum 600 (2008) 261–266. - [5] E. Schmitt, T. Straubinger, M. Rasp, A.D. Weber, Defect reduction in sublimation grown SiC bulk crystals, Superlattices Microstruct. 40 (2006) 320–327. - [6] J. Steiner, M. Roder, B. D. Nguyen, S. Sandfeld, A. Danilewsky and P. J. Wellmann, Analysis of the Basal Plane Dislocation Density and Thermomechanical Stress during 100 mm PVT Growth of 4H-SiC, Materials, 12 (2019) 2207(1)–2207(8).