[1]
Kaushik Roy, Saibal Mukhopadhyay and Hamid Mahmoodi-Meimand: Leakage Current Mechanisms and Leakage Reduction Techniques in Deep-Submicrometer CMOS Circuits, Proceedings of the IEEE, Vol. 91, No. 2, February (2003).
DOI: 10.1109/jproc.2002.808156
Google Scholar
[2]
Nam Sung KimTodd Austin David Blaauw Trevor Mudge, Krisztián Flautner, Jie S. Hu Mary Jane Irwin Mahmut Kandemir and Vijaykrishnan Narayanan: Leakage Current: Moore's Law Meets Static Power, Published by the IEEE Computer Society, (2003).
DOI: 10.1109/mc.2003.1250885
Google Scholar
[3]
Ramesh Vaddi, S. Dasgupta, and R. P. Agarwal: Device and Circuit Design Challenges in the Digital Subthreshold Region for Ultralow-Power Applications, Hindawi Publishing Corporation, VLSI Design, Volume (2009).
DOI: 10.1155/2009/283702
Google Scholar
[4]
Bernhard Goll and Horst Zimmermann: A Comparator with Reduced Delay Time in 65-nm CMOS for Supply Voltages down to 0. 65 V, IEEE Transactions on Circuits and Systems-Ii: Express Briefs, Vol. 56, No. 11, November (2009).
DOI: 10.1109/tcsii.2009.2030357
Google Scholar
[5]
Eitan N. Shauly: CMOS Leakage and Power Reduction in Transistors and Circuits: Process and Layout Considerations, J. Low Power Electron. Appl. 2012, 2, 1-29.
DOI: 10.3390/jlpea2010001
Google Scholar
[6]
Saleh Abdel-Hafeez, Ann Gordon-Ross and Behrooz Parhami: Scalable Digital CMOS Comparator using a Parallel Prefix Tree, IEEE Transactions on Very Large Scale Integration (VLSI) Systems, Vol. 21, No. 11, November (2013).
DOI: 10.1109/tvlsi.2012.2222453
Google Scholar
[7]
Christophe J. Merlin and Wendi B. Heinzelman: Duty Cycle Control for Low-Power-Listening MAC Protocols, IEEE Transactions on Mobile Computing, Vol. 9, Issue. 11, July (2010).
DOI: 10.1109/tmc.2010.116
Google Scholar
[8]
Linet. K: Modified 4-Bit Comparator using Sleep Technique, International Journal of Computer Science & Engineering Technology (IJCSET), Vol. 5 No. 05 May (2014).
Google Scholar
[9]
Bhaskara Rao Doddi, B.N. Srinivasa Rao and R. Prasad Rao: A Low Power 8-bit Magnitude Comparator with Small Transistor Count using STATIC CMOS Logic, International Journal of Advanced Research in Computer Engineering & Technology Vol. 2, Issue 11, Nov (2013).
Google Scholar
[10]
Geetanjali Sharma, Uma Nirmal and Yogesh Misra: A Low Power 8-bit Magnitude Comparator with Small Transistor Count using Hybrid PTL/CMOS Logic, International Journal of Computer Engineering & Management, Vol. 12, April (2011).
Google Scholar
[11]
Vijaya Shekhawat, Tripti Sharma and K. G. Sharma: Low Power Magnitude Comparator Circuit Design, International Journal of Computer Applications, Vol. 94 – No 1, May (2014).
DOI: 10.5120/16308-5535
Google Scholar
[12]
Anjuli and Sathyajith Anand: 2-bit Magnitude Comparator Design using Different Logic Styles, International Journal of Engineering Science Invention, Vol. 2 Issue 1 Jan (2013).
Google Scholar
[13]
Information on http: /www. itrs. net/papers. html.
Google Scholar