Low-k Integration Using Metallic Hard Masks

Article Preview

Abstract:

For the 45 nm interconnect technology node, porous dielectric materials (p-SiOCH) have been introduced, leading to complex integration issues due to their high sensitivity upon FC etching and ashing plasma exposure [1, 2]. Thanks to Metallic hard mask (MHM) integration high selectivities towards dielectric materials (>100:1) can be reached and minimizes exposure of p-SiOCH films to ashing plasmas. However MHM such as TiN generates other issues such as i) metal contamination in the patterned structures and ii) growth of metal based residues on the top of the hard mask [3, 4, 5]. The residues growth, which is air exposure time dependent, directly impacts the yield performance with the generation of via and line opens [.

You might also be interested in these eBooks

Info:

Periodical:

Solid State Phenomena (Volume 187)

Pages:

193-195

Citation:

Online since:

April 2012

Export:

Price:

Permissions CCC:

Permissions PLS:

Сopyright:

© 2012 Trans Tech Publications Ltd. All Rights Reserved

Share:

Citation:

[1] N. Posseme et al, JVST. B , Vol 22, No 6, p.2772, (2004).

Google Scholar

[2] N. Posseme et al, JVST. B, Vol. 25, No. 6, Nov/Dec (2007).

Google Scholar

[3] M. Darnon et al, Microelectron Eng. 85 2226–2235, (2008).

Google Scholar

[4] N. Posseme et al, DPS 2008, Tokyo, pp.153-154.

Google Scholar

[5] Lin et al, Mater. Res. Soc. Symp. Proc. Vol. 914, (2006).

Google Scholar